Part Number Hot Search : 
DTC143T DDC122LU 1N5307UR ASRD715T E7735S4B RODUCT LF15ABPT 10005
Product Description
Full Text Search
 

To Download EL817808 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 (R)
EL8178
Data Sheet March 17, 2008 FN7504.6
Micropower Single Supply Rail-to-Rail Input-Output (RRIO) Precision Op Amp
The EL8178 is a precision low power, operational amplifier. The device is optimized for single supply operation between 2.4V to 5.5V. This enables operation from one lithium cell or two Ni-Cd batteries. The input range includes both positive and negative rail. For power sensitive applications, the EL8178 has and EN pin that will shut the device down and reduce the supply current to 3A typ. In the active state, the EL8178 draws minimal supply current (55A) while meeting excellent DC-accuracy, noise, and output drive specifications.
Features
* Typical 55A supply current * 250V max offset voltage * Typical 1pA input bias current * 266kHz gain-bandwidth product * Single supply operation between 2.4V to 5.5V * Rail-to-rail input and output * Ground sensing * Output sources and sinks 26mA load current * Pb-free (RoHS compliant)
Ordering Information
PART NUMBER EL8178FWZ-T7* (Note 1) PART MARKING BBWA PACKAGE (Pb-Free) 6 Ld SOT-23 6 Ld SOT-23 8 Ld SO 8 Ld SO 6 Ld WLCSP (1.5mmx1.0mm) PKG. DWG. # MDP0038 MDP0038
Applications
* Battery- or solar-powered systems * 4mA to 20mA current loops * Handheld consumer products * Medical devices
MDP0027 MDP0027 W3x2.6C
EL8178FWZ-T7A* BBWA (Note 1) EL8178FSZ (Note 1) EL8178FSZ-T7* (Note 1) EL8178FIZ-T7* (Note 2) 8178FSZ 8178FSZ 178Z
* Thermocouple amplifiers * Photodiode pre-amps * pH probe amplifiers
*Please refer to TB347 for details on reel specifications. NOTES: 1. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. 2. These Intersil Pb-free WLCSP and BGA packaged products products employ special Pb-free material sets; molding compounds/die attach materials and SnAgCu - e1 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free WLCSP and BGA packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2004-2008. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.
EL8178 Pinouts
EL8178 (6 LD SOT-23) TOP VIEW
OUT 1 V- 2 IN+ 3 6 V+ 5 EN 4 INNC 1 IN- 2 IN+ 3 V- 4 +
EL8178 (8 LD SO) TOP VIEW
8 EN 7 V+ A 6 OUT 5 NC B
EL8178 (6 LD WLCSP) TOP VIEW
1 2
+-
NC
OUT
V+
V-
C
IN-
IN+
2
FN7504.6 March 17, 2008
EL8178
Absolute Maximum Ratings (TA = +25C)
Supply Voltage (VS) and Pwr-up Ramp Rate . . . . . . . 5.75V, 1V/s Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5V Current into IN+, IN-, and EN. . . . . . . . . . . . . . . . . . . . . . . . . . . 5mA Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . V- - 0.5V to V+ + 0.5V ESD Tolerance Human Body Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3kV Machine Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .300V
Thermal Information
Thermal Resistance (Typical, Note 3) JA (C/W) 6 Ld SOT-23 Package . . . . . . . . . . . . . . . . . . . . . . . 230 6 Ld WLCSP Package . . . . . . . . . . . . . . . . . . . . . . . 130 8 Ld SO Package . . . . . . . . . . . . . . . . . . . . . . . . . . . 125 Ambient Operating Temperature Range . . . . . . . . -40C to +125C Storage Temperature Range . . . . . . . . . . . . . . . . . -65C to +150C Operating Junction Temperature . . . . . . . . . . . . . . . . . . . . . +125C Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES: 3. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: TJ = TC = TA
Electrical Specifications
V+ = 5V, V- = 0V, VCM = 2.5V, VO = 2.5V, TA = +25C unless otherwise specified. Boldface limits apply over the operating temperature range, -40C to +125C. TEST CONDITIONS SOT-23/SO-8 MIN (Note 4) -250 -450 WLCSP -1500 -50 3 1.1 -25 -600 1 25 600 10 30 600 2.8 48 0.15 0 80 75 100 5 TYP 50 MAX (Note 4) 250 450 1500 UNIT V V V V/Mo V/C pA pA pA pA VP-P nV/Hz pA/Hz V dB dB 100 dB dB 400 V/mV VmV
PARAMETER VOS
DESCRIPTION Input Offset Voltage
V OS -----------------Time V OS --------------T IB
Long Term Input Offset Voltage Stability Input Offset Drift vs Temperature Input Bias Current
IOS
Input Offset Current
-30 -600
eN
Input Noise Voltage Peak-to-Peak Input Noise Voltage Density
f = 0.1Hz to 10Hz fO = 1kHz fO = 1kHz Guaranteed by CMRR test VCM = 0V to 5V
iN CMIR CMRR
Input Noise Current Density Input Voltage Range Common-Mode Rejection Ratio
PSRR
Power Supply Rejection Ratio
VS = 2.4V to 5.5V
80 80
AVOL
Large Signal Voltage Gain
VO = 0.5V to 4.5V, RL = 100k to (V+ + V-)/2
100 100
3
FN7504.6 March 17, 2008
EL8178
Electrical Specifications
V+ = 5V, V- = 0V, VCM = 2.5V, VO = 2.5V, TA = +25C unless otherwise specified. Boldface limits apply over the operating temperature range, -40C to +125C. (Continued) TEST CONDITIONS VOL; Output low, RL = 100k to (V+ + V-)/2 VOL; Output low, RL = 1k to (V+ + V-)/2 VOH; Output high, RL = 100k to (V+ + V-)/2 VOH; Output high, RL = 1k to (V+ + V-)/2 VOUT Maximum Output Voltage Swing WLCSP VOL; Output low, RL = 100k to (V+ + V-)/2 VOL; Output low, RL = 1k to (V+ + V-)/2 VOH; Output high, RL = 100k to (V+ + V-)/2 VOH; Output high, RL = 1k to (V+ + V-)/2 SR Slew Rate 4.991 4.750 4.7 0.10 0.07 GBWP IS(ON) Gain Bandwidth Product Supply Current, Enabled fO = 100kHz SOT-23/SO-8 35 30 WLCSP 45 40 IS(OFF) ISC+ Supply Current, Disabled Short Circuit Output Sourcing Current RL = 10 to opposite supply 23 18 ISCShort Circuit Output Sinking Current RL = 10 to opposite supply 20 15 VS Supply Voltage Guaranteed by PSRR 2.4 2.4 VINH VINL IENH IENL NOTE: 4. Parts are 100% tested at +25C. Temperature limits established by characterization and are not production tested. EN Pin High Level EN Pin Low Level EN Pin Input Current EN Pin Input Current VEN = 5V VEN = 0V 0.25 -0.5 0.8 2 0.8 2.5 +0.5 5.5 5.5 26 3 31 65 266 55 75 85 85 95 5 0.15 0.19 0.25 4.994 4.750 4.7 3 130 10 250 350 4.997 4.875 MIN (Note 4) TYP 3 130 MAX (Note 4) 10 250 350 4.9975 4.875 UNIT mV mV mV V V V mV mV mV V V V V/s V/s kHz A A A A A mA mA mA mA V V V V A A
PARAMETER VOUT
DESCRIPTION Maximum Output Voltage Swing SOT-23/SO-8
4
FN7504.6 March 17, 2008
EL8178 Typical Performance Curves VS = 2.5V, TA = +25C, Unless Otherwise Specified
1 RL 10k VOUT = 0.2VP-P 0 GAIN (dB) GAIN (dB) VS = 1.25 -1 VS = 2.5V -2 VS = 1.0V -3 1k 10k 100k 1M 80 70 60 50 40 30 20 10 0 -10 -20 1 10 100 1k 10k 100k 1M 10M FREQUENCY (Hz) GAIN = 1 GAIN = 10 GAIN = 5 GAIN = 2 GAIN = 1k RL 10k VOUT = 0.2VP-P GAIN = 500 GAIN = 200 GAIN = 100
FREQUENCY (Hz)
FIGURE 1. UNITY GAIN FREQUENCY RESPONSE at VARIOUS SUPPLY VOLTAGES
FIGURE 2. FREQUENCY RESPONSE at VARIOUS CLOSED LOOP GAINS
60 50 40 30 20 10 0 2.0 INPUT OFFSET VOLTAGE (V)
200 AV = -1 VCM = VDD/2 100
SUPPLY CURRENT (A)
0
-100
2.5
3
3.5
4.0
4.5
5.0
5.5
-200 -0.5
0.5
1.5
2.5
3.5
4.5
5.5
SUPPLY VOLTAGE (V)
OUTPUT VOLTAGE (V)
FIGURE 3. SUPPLY CURRENT vs SUPPLY VOLTAGE
FIGURE 4. INPUT OFFSET VOLTAGE vs OUTPUT VOLTAGE
NORMALIZED INPUT OFFSET VOLTAGE (V)
250
100 80 60 0 45 PHASE 40 20 GAIN 90 135 180 PHASE SHIFT ()
150 GAIN (dB) 0.5 1.5 2.5 3.5 4.5 5.5
50
-50
-150
0 -20 10
-250 -0.5
100
1k
10k
100k
1M
COMMON-MODE INPUT VOLTAGE (V)
FREQUENCY (Hz)
FIGURE 5. INPUT OFFSET VOLTAGE vs COMMON-MODE INPUT VOLTAGE
FIGURE 6. OPEN LOOP GAIN AND PHASE vs FREQUENCY (RL = 1k)
5
FN7504.6 March 17, 2008
EL8178 Typical Performance Curves VS = 2.5V, TA = +25C, Unless Otherwise Specified (Continued)
100 90 80 70 GAIN (dB) 50 40 30 20 10 0 -10 10 100 1k 10k 100k 1M GAIN 180 CMRR (dB) 60 PHASE 135 PHASE SHIFT () 90 10 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 10 100 1k 10k 100k 1M VCM = 1VP-P RL = 100k AV = +1
FREQUENCY (Hz)
FREQUENCY (Hz)
FIGURE 7. OPEN LOOP GAIN AND PHASE vs FREQUENCY (RL = 100k)
FIGURE 8. CMRR vs FREQUENCY
VOLTAGE NOISE (nV/Hz)
PSRR (dB)
-30 -40 -50 -60 -70 -80 -90 -100 10 100 1k 10k 100k 1M
-PSRR +PSRR
100 VOLTAGE
10
10
1
CURRENT 1 1 10 100 1k 10k FREQUENCY (Hz) 0.1 100k
FREQUENCY (Hz)
FIGURE 9. PSRR vs FREQUENCY
FIGURE 10. INPUT VOLTAGE AND CURRENT NOISE vs FREQUENCY
20 VOLTAGE NOISE (500nV/DIV) 15 VOS DRIFT (V) 10 5 0 -5 -10 -15 0 TIME (1s/DIV) 500 1000 TIME (HOURS) 1500 1800
2.8VP-P
FIGURE 11. 0.1Hz TO 10Hz INPUT VOLTAGE NOISE
FIGURE 12. VOS DRIFT (SOT-23 PACKAGE) vs TIME
6
FN7504.6 March 17, 2008
CURRENT NOISE (pA/Hz)
VS = 1VP-P RL = 100k -10 AV = +1 -20 0
10
1000
100
EL8178 Typical Performance Curves VS = 2.5V, TA = +25C, Unless Otherwise Specified (Continued)
18 13 65 VOS DRIFT (V) 8 3 -2 -7 -12 CURRENT (mA) 60 55 50 MIN 45 40 0 500 1000 TIME (HOURS) 1500 35 -40 -20 0 20 40 60 80 100 120 MEDIAN 75 n = 1500 70 MAX
TEMPERATURE (C)
FIGURE 13. VOS DRIFT (SOIC PACKAGE) vs TIME
FIGURE 14. SOT-23/SO-8 ENABLED SUPPLY CURRENT vs TEMPERATURE, VS = 2.5V
85 n = 5000 80 75 CURRENT (mA) CURRENT (A) 70 65 60 55 50 45 -40 -20 0 20 40 60 80 100 120 MEDIAN MIN MAX
5.0 n = 1500 4.5 4.0 3.5 3.0 MEDIAN 2.5 MIN 2.0 -40 -20 0 20 40 60 80 TEMPERATURE (C) 100 120 MAX
TEMPERATURE (C)
FIGURE 15. WLCSP ENABLED SUPPLY CURRENT vs TEMPERATURE, VS = 2.5V
FIGURE 16. DISABLED SUPPLY CURRENT vs TEMPERATURE, VS = 2.5V
400 n = 1500 300 200 VOS (V) VOS (V) 100 0 -100 -200 MIN -300 -400 -40 -20 0 20 40 60 80 100 120 MEDIAN MAX
800 600 400 200 0 -200 -400 MIN -600 -800 -40 -20 0 20 40 60 80 100 120 MEDIAN MAX n = 1500
TEMPERATURE (C)
TEMPERATURE (C)
FIGURE 17. SOT-23/SO-8 VOS vs TEMPERATURE, VS = 2.5V
FIGURE 18. SOT-23/SO-8 VOS vs TEMPERATURE, VS = 1.2V
7
FN7504.6 March 17, 2008
EL8178 Typical Performance Curves VS = 2.5V, TA = +25C, Unless Otherwise Specified (Continued)
1500 n = 5000 1000 500 VOS (V) VOS (V) 0 MEDIAN -500 -1000 -1500 -40 -20 0 20 40 60 80 TEMPERATURE (C) 100 120 MIN MAX 1000 500 0 MEDIAN -500 -1000 -1500 -40 MIN 1500 n = 5000 MAX
-20
0
20 40 60 80 TEMPERATURE (C)
100
120
FIGURE 19. WLCSP VOS vs TEMPERATURE, VS = 2.5V
FIGURE 20. WLCSP VOS vs TEMPERATURE, VS = 1.2V
250 n = 5000 MAX 200 IBIAS+ (pA)
450 400 350 IBIAS- (pA) 300 250 200 150
n = 5000
MAX
150 MEDIAN 100
MEDIAN
50
100 MIN 50 0 -40 -20 0 20 40 60 80 TEMPERATURE (C) 100 MIN
0
-40
-20
0
20 40 60 80 TEMPERATURE (C)
100
120
120
FIGURE 21. IBIAS+ vs TEMPERATURE, VS = 2.5V
FIGURE 22. IBIAS- vs TEMPERATURE, VS = 2.5V
300 n = 5000 250 200 AVOL (V/mV) IOS (pA) 150 100 50 0 -50 -40 -20 0 20 40 60 80 TEMPERATURE (C) 100 MEDIAN MAX
510 n = 1500 460 410 360 MEDIAN 310 260 210 160 -40 -20 0 20 40 60 80 100 120 TEMPERATURE (C) MIN MAX
MIN 120
FIGURE 23. IOS vs TEMPERATURE, VS = 2.5V
FIGURE 24. AVOL vs TEMPERATURE, RL = 100k, VO = 2V @ VS = 2.5V
8
FN7504.6 March 17, 2008
EL8178 Typical Performance Curves VS = 2.5V, TA = +25C, Unless Otherwise Specified (Continued)
130 125 120 115 CMRR (dB) 110 105 100 95 90 85 80 -40 -20 0 20 40 60 MIN MEDIAN PSRR (dB) n = 1500 MAX 130 125 120 115 110 105 100 95 90 100 120 85 -40 -20 0 20 40 60 80 100 120 MIN MEDIAN n = 1500 MAX
80
TEMPERATURE (C)
TEMPERATURE (C)
FIGURE 25. CMRR vs TEMPERATURE, V+ = 2.5V, 1.5V
FIGURE 26. PSRR vs TEMPERATURE 1.5V TO 2.5V
4.90 n = 1500 4.89 MAX 4.88 VOUT (V) 4.87 MEDIAN 4.86 4.85 MIN 4.84 -40 -20 0 20 40 60 80 100 120 VOUT (V)
4.9984 4.9982 4.9980 4.9978 4.9976 4.9974 4.9972 4.9970 4.9968 4.9966 4.9964 -40 -20 0 20 40 60 80 100 120 TEMPERATURE (C) TEMPERATURE (C) MIN MEDIAN MAX n = 1500
FIGURE 27. VOUT HIGH vs TEMPERATURE, VS = 2.5V, RL = 1k
FIGURE 28. VOUT HIGH vs TEMPERATURE, VS = 2.5V, RL = 100k
190 180 170 VOUT (mV) 160 150 140
n = 1500 MAX
5.0 4.8 4.6 VOUT (mV) MEDIAN 4.4 4.2 4.0 3.8 3.6 MIN MEDIAN n = 1500 MAX
MIN 130 120 110 100 -40 -20 0 20 40 60 80 100 120 TEMPERATURE (C)
3.4 3.2 3.0 -40 -20 0 20 40 60 80 100 120 TEMPERATURE (C)
FIGURE 29. VOUT LOW vs TEMPERATURE, VS = 2.5V, RL = 1k
FIGURE 30. VOUT LOW vs TEMPERATURE, VS = 2.5V, RL = 100k
9
FN7504.6 March 17, 2008
EL8178 Pin Descriptions
SO PIN NUMBER 1 2 3 4 5 6 7 8 1 6 5 A2 B1 4 3 2 SOT-23 PIN 6 Ld WLCSP NUMBER PIN NUMBER A1 C1 C2 B2 PIN NAME NC ININ+ VNC OUT V+ EN Circuit 3 Circuit 4 Circuit 2 Circuit 1 Circuit 1 Circuit 4 EQUIVALENT CIRCUIT No internal connection Amplifier's inverting input Amplifier's non-inverting input Negative power supply No internal connection Amplifier's output Positive power supply Amplifier's enable pin with internal pull-down; Logic "1" selects the disabled state; Logic "0" selects the enabled state.
V+ V+ EN VOUT VVCIRCUIT 3 CIRCUIT 4
CAPACITIVELY COUPLED ESD CLAMP
DESCRIPTION
V+ IN-
V+
IN+ V-
CIRCUIT 1
CIRCUIT 2
Application Information
Introduction
The EL8178 is a rail-to-rail input and output (RRIO), micropower, precision, single supply op amp with an enable feature. This amplifier is designed to operate from single supply (2.4V to 5.5V) or dual supply (1.2V to 2.75V) while drawing only 55A of supply current.The device achieves rail-to-rail input and output operation while eliminating the drawbacks of many conventional RRIO op amps.
Rail-to-Rail Output
A pair of complementary MOSFET devices achieve rail-to-rail output swing. The NMOS sinks current to swing the output in the negative direction, while the PMOS sources current to swing the output in the positive direction. The EL8178 with a 100k load swings to within 3mV of the supply rails.
Results of Overdriving the Output
Caution should be used when overdriving the output for long periods of time. Overdriving the output can occur in three ways: 1. The input voltage times the gain of the amplifier exceeds the supply voltage by a large value. 2. The output current required is higher than the output stage can deliver. 3. Operating the device in slew rate limit. These conditions can result in a shift in the Input Offset Voltage (VOS) as much as 1V/hr of exposure under these conditions.
Rail-to-Rail Input
The PFET input stage of the EL8178 has an input common-mode voltage range that includes the negative and positive supplies without introducing offset errors or degrading performance like some existing rail-to-rail input op amps. Many rail-to-rail input stages use two differential input pairs: a long-tail PNP (or PFET) and an NPN (or NFET). Severe penalties result from using this topology. As the input signal moves from one supply rail to the other, the op amp switches from one input pair to the other causing changes in input offset voltage and an undesired change in the input offset current's magnitude and polarity. The EL8178 achieves rail-to-rail input performance without sacrificing important precision specifications and without degrading distortion performance. The EL8178's input offset voltage exhibits a smooth behavior throughout the entire common-mode input range.
Enable/Disable Feature
The EL8178 features an active low EN pin that when pulled up to at least 2V, disables the output and drops the ICC to a 3A. The EN pin has an internal pull-down, so an undriven pin pulls to the negative rail, thereby enabling the op amp by default. For applications where the EN pin is not being used, it is recommended that the EN pin be permanently tyed to ground. The high impedance output during disable allows for connecting multiple EL8178s together to implement a Mux Amp. The outputs are connected together and activating the appropriate EN pin selects the desired channel. If utilizing non-unity gain op amp configurations, then the loading
10
FN7504.6 March 17, 2008
EL8178
effects of the disabled amplifiers' feedback networks must be considered when evaluating the active amplifier's performance in Mux Amp configurations. Note that feed through from the IN+ to IN- pins occurs on any Mux Amp disabled channel where the input differential voltage exceeds 0.5V (e.g., active channel VOUT = 1V, while disabled channel VIN = GND), so the mux implementation is best suited for small signal applications. In any application where two or more amplifier outputs are muxed, use series IN+ resistors, or large value RFs in each amplifier to keep the feed through current low enough to minimize the impact on the active channel. See "Usage Implications" on page 11 for more details. (see "Circuit 2" diagram on page 9). If the input voltage is expected to exceed V+ or V-, then an external series resistor should be added to limit the current to 5mA.
Output Current Limiting
The EL8178 has no internal current-limiting circuitry. If the output is shorted, it is possible to exceed the "Absolute Maximum Rating" for "operating junction temperature", potentially resulting in the destruction of the device.
Power Dissipation
It is possible to exceed the +150C maximum junction temperature (TJMAX) under certain load and power-supply conditions. It is therefore important to calculate TJMAX for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related in Equation 1:
T JMAX = T MAX + ( JA xPD MAX ) (EQ. 1)
IN+ and IN- Input Protection
In addition to ESD protection diodes to each supply rail, the EL8178 has additional back-to-back protection diodes across the differential input terminals. If the magnitude of the differential input voltage exceeds the diode's VF, then one of these diodes will conduct. For elevated temperatures, the leakage of the protection diodes (see Circuit 1 in "Pin Descriptions" on page 10) increases, resulting in the increase in IBIAS, as seen in Figures 21 and 22. USAGE IMPLICATIONS If the input differential voltage is expected to exceed 0.5V, an external current limiting resistor must be used to ensure the input current never exceeds 5mA. For noninverting unity gain applications, the current limiting can be via a series IN+ resistor, or via a feedback resistor of appropriate value. For other gain configurations, the series IN+ resistor is the best choice, unless the feedback (RF) and gain setting (RG) resistors are both sufficiently large to limit the input current to 5mA. Large differential input voltages can arise from several sources: 1. During open loop (comparator) operation. The IN+ and IN- input voltages don't track. 2. When the amplifier is disabled but an input signal is still present. An RL or RG to GND keeps the IN- at GND, while the varying IN+ signal creates a differential voltage. Mux Amp applications are similar, except that the active channel VOUT determines the voltage on the IN- terminal. 3. When the slew rate of the input pulse is considerably faster than the op amp's slew rate. If the VOUT can't keep up with the IN+ signal, a differential voltage results, and visible distortion occurs on the input and output signals. To avoid this issue, keep the input slew rate below 0.2V/s, or use appropriate current limiting resistors. Large (>2V) differential input voltages can also cause an increase in disabled ICC. EN Input Protection The EN input has internal ESD protection diodes to both the positive and negative supply rails, limiting the input voltage range to within one diode beyond the supply rails
where PDMAX is calculated using Equation 2:
V OUTMAX PD MAX = V S x I SMAX + ( V S - V OUTMAX ) x --------------------------R
L
(EQ. 2)
where: * TMAX = Maximum ambient temperature * JA = Thermal resistance of the package * PDMAX = Maximum power dissipation of the amplifier * VS = Supply voltage * IMAX = Maximum supply current of the amplifier * VOUTMAX = Maximum output voltage swing of the application * RL = Load resistance
Proper Layout Maximizes Precision
To achieve the optimum levels of high input impedance (i.e., low input currents) and low offset voltage, care should be taken in the circuit board layout. The PC board surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board will reduce surface moisture and provide a humidity barrier, reducing parasitic resistance on the board. When input leakage current is a paramount concern, the use of guard rings around the amplifier inputs will further reduce leakage currents. Figure 31 shows a guard ring example for a unity gain amplifier that uses the low impedance amplifier output at the same voltage as the high impedance input to eliminate surface leakage. The guard ring does not need to be a specific width, but it should form a continuous loop around both inputs. For further reduction of leakage currents, mount components to the PC board using Teflon standoffs.
11
FN7504.6 March 17, 2008
EL8178
.
HIGH IMPEDANCE INPUT IN
V+
input senses the pH probe output signal and buffers it to drive the coax cable. Its rail-to-rail input nature also eliminates the need for a bias resistor network required by other amplifiers in the same application.
R4 100k R3 10k 10k
FIGURE 31. GUARD RING EXAMPLE FOR UNITY GAIN AMPLIFIER
R2 K TYPE THERMOCOUPLE
V+ + EL8178 V-
410V/C + 5V
Typical Applications
V+ + EL8178 VR1 100k + 3V COAX
GENERAL PURPOSE COMBINATION pH PROBE
FIGURE 33. THERMOCOUPLE AMPLIFIER
FIGURE 32. pH PROBE AMPLIFIER
A general-purpose combination pH probe has extremely high output impedance typically in the range of 10G to 12G. Low loss and expensive Teflon cables are often used to connect the pH probe to the meter electronics. Figure 32 details a low-cost alternative solution using the EL8178 and a low-cost coax cable. The EL8178 PMOS high impedance
Thermocouples are the most popular temperature sensing devices because of their low cost, interchangeability, and ability to measure a wide range of temperatures. In Figure 33, the EL8178 converts the differential thermocouple voltage into single-ended signal with 10x gain. The EL8178's rail-to-rail input characteristic allows the thermocouple to be biased at ground and permits the op amp to operate from a single 5V supply.
12
FN7504.6 March 17, 2008
EL8178 Small Outline Package Family (SO)
A D N (N/2)+1 h X 45
A E E1 PIN #1 I.D. MARK c SEE DETAIL "X"
1 B
(N/2) L1
0.010 M C A B e C H A2 GAUGE PLANE A1 0.004 C 0.010 M C A B b DETAIL X
SEATING PLANE L 4 4
0.010
MDP0027
SMALL OUTLINE PACKAGE FAMILY (SO) INCHES SYMBOL A A1 A2 b c D E E1 e L L1 h N NOTES: 1. Plastic or metal protrusions of 0.006" maximum per side are not included. 2. Plastic interlead protrusions of 0.010" maximum per side are not included. 3. Dimensions "D" and "E1" are measured at Datum Plane "H". 4. Dimensioning and tolerancing per ASME Y14.5M-1994 SO-8 0.068 0.006 0.057 0.017 0.009 0.193 0.236 0.154 0.050 0.025 0.041 0.013 8 SO-14 0.068 0.006 0.057 0.017 0.009 0.341 0.236 0.154 0.050 0.025 0.041 0.013 14 SO16 (0.150") 0.068 0.006 0.057 0.017 0.009 0.390 0.236 0.154 0.050 0.025 0.041 0.013 16 SO16 (0.300") (SOL-16) 0.104 0.007 0.092 0.017 0.011 0.406 0.406 0.295 0.050 0.030 0.056 0.020 16 SO20 (SOL-20) 0.104 0.007 0.092 0.017 0.011 0.504 0.406 0.295 0.050 0.030 0.056 0.020 20 SO24 (SOL-24) 0.104 0.007 0.092 0.017 0.011 0.606 0.406 0.295 0.050 0.030 0.056 0.020 24 SO28 (SOL-28) 0.104 0.007 0.092 0.017 0.011 0.704 0.406 0.295 0.050 0.030 0.056 0.020 28 TOLERANCE MAX 0.003 0.002 0.003 0.001 0.004 0.008 0.004 Basic 0.009 Basic Reference Reference NOTES 1, 3 2, 3 Rev. M 2/07
13
FN7504.6 March 17, 2008
EL8178 SOT-23 Package Family
e1 A N 6 4
MDP0038
D
SOT-23 PACKAGE FAMILY MILLIMETERS SYMBOL A A1 SOT23-5 1.45 0.10 1.14 0.40 0.14 2.90 2.80 1.60 0.95 1.90 0.45 0.60 5 SOT23-6 1.45 0.10 1.14 0.40 0.14 2.90 2.80 1.60 0.95 1.90 0.45 0.60 6 TOLERANCE MAX 0.05 0.15 0.05 0.06 Basic Basic Basic Basic Basic 0.10 Reference Reference Rev. F 2/07 NOTES:
E1 2 3
E
A2 b c
0.20 C
0.15 C D 2X 5 e B b NX 1 2 3 2X 0.20 M C A-B D
D E E1 e e1 L L1 N
0.15 C A-B 2X C D
1
3
A2 SEATING PLANE 0.10 C NX A1
1. Plastic or metal protrusions of 0.25mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25mm maximum per side are not included. 3. This dimension is measured at Datum Plane "H". 4. Dimensioning and tolerancing per ASME Y14.5M-1994. 5. Index area - Pin #1 I.D. will be located within the indicated zone (SOT23-6 only).
(L1)
H
6. SOT23-5 version has no center lead (shown as a dashed line).
A
GAUGE PLANE c L 0 +3 -0
0.25
14
FN7504.6 March 17, 2008
EL8178 Wafer Level Chip Scale Package (WLCSP)
E
W3x2.6C
3x2 ARRAY 6 BALL WAFER LEVEL CHIP SCALE PACKAGE SYMBOL A MILLIMETERS 0.51 Min, 0.55 Max 0.225 0.015 0.305 0.013 0.323 0.025 0.955 0.020 0.50 BASIC 1.455 0.020 1.00 BASIC 0.50 BASIC 0.25 BASIC 0.00 BASIC Rev. 3 03/08 NOTES: 1. All dimensions are in millimeters.
D PIN 1 ID TOP VIEW
A1 A2 b D D1 E E1 e
A2
SD SE
A A1 b SIDE VIEW
E1 e SE SD 2
D1
1 b C B A
BOTTOM VIEW
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com 15
FN7504.6 March 17, 2008


▲Up To Search▲   

 
Price & Availability of EL817808

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X